A Heterogeneous SoC for Bluetooth LE in 28nm

Abstract: 

OsciBear is a system-on-chip (SoC) featuring a RISC-V 32-bit 5-stage in-order scalar processor, AES accelerator, BLE 1M baseband-modem, and a 2.4 GHz radio front end (RFE) transceiver. It was designed in TSMC's 28nm process with a total die area of 1 mm2 during the course of a 14-week semester by 18 students - 4 Ph.D students, 6 masters students, and 8 undergraduates - enrolled in UC Berkeley's special topics course “28nm SoC for loT” in Spring 2021. Additionally, a PCB was designed with off-chip reference clocks, bring-up tooling, as well as power amplifiers, RF switch, and an antenna to complete the radio front-end. The CPU has been demonstrated to run up to 30 MHz in typical operating conditions. The BLE 1M-compliant PHY layer packet assembly and disassembly has been verified in-hardware through “loopback” testing. Adherence to BLE's PHY FM specifications has also been verified with a commercial BLE receiver. In total, the chip consumes 8.43 mW of static power.

Author: 
Alex Moreno
Jeffrey Ni
Daniel Lovell
Kareem Ahmad
Sherwin Afshar
Josh Alexander
Dylan Brater
Cheng Cao
Daniel Fan
Ryan Lund
Jackson Paddock
Griffin Prechter
Troy Sheldon
Shreesha Sreedhara
Anson Tsai
Eric Wu
Kerry Yu
Daniel Fritchman
Aviral Pandley
Kristofer Pister
Publication date: 
January 1, 2023
Publication type: 
Conference Paper